Back to Search Start Over

A drain avalanche hot carrier lifetime model for n- and p-channel MOSFETs.

Authors :
Koike, N.
Tatsuuma, K.
Source :
IEEE Transactions on Device & Materials Reliability; Sep2004, Vol. 4 Issue 3, p457-466, 10p
Publication Year :
2004

Abstract

A simple and physical drain avalanche hot carrier lifetime model has been proposed. The model is based on a mechanism of interface trap generation caused by recombination of hot electrons and hot holes. The lifetime is modeled as τ(Id/W)2∝(Isub/Id)-m. The formula is different from the conventional τId/W-Isub/Id model in that the exponent of Id/W is 2, which results from the assumed mechanism of the two-carrier recombination. It is shown that the mechanism gives a physical basis of the empirical τ-Isub/W model for NMOSFETs. The proposed model has been validated experimentally both for NMOSFETs and for PMOSFETs. Model parameters extracted from experimental data show that carrier critical energies for creating damage are lower than the interface potential barriers. It is supposed that oxide band edge tailing enables low-energy carriers to create the damage. The channel hot electron condition becomes the worst case in short channel NMOSFETs, because gate voltage dependence of the maximum channel electric field decreases. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15304388
Volume :
4
Issue :
3
Database :
Complementary Index
Journal :
IEEE Transactions on Device & Materials Reliability
Publication Type :
Academic Journal
Accession number :
52148000
Full Text :
https://doi.org/10.1109/TDMR.2004.831992