Back to Search Start Over

Active Clamping Circuit to Suppress Switching Stress on a MOS-Gate-Structure-Based Power Semiconductor for Pulsed-Power Applications.

Authors :
Kim, Bongseong
Ju, Heung-Jin
Ko, Kwang-Cheol
Hotta, Eiki
Source :
IEEE Transactions on Plasma Science; 8/1/2011, Vol. 39 Issue 8, p1736-1742, 7p
Publication Year :
2011

Abstract

Metal–oxide–silicon (MOS)-gate-structure-based power semiconductors, such as MOS field-effect transistors, insulated-gate bipolar transistors, and MOS controlled thyristors, are widely used as high-voltage switch and power modulator components in pulsed-power applications. The power semiconductors are generally connected in series and in parallel in order to increase their maximum switching voltage and current, respectively. It is important to suppress overvoltage or switching stress on power semiconductors connected in series and parallel during an extremely short switching time and at fast operating frequency. Generally, gate drive control techniques and methods for the suppression of high voltage are required. To suppress overvoltage and switching stress, this paper proposes a simple and effective active clamping method rather than the use of a snubber circuit with free switching condition modulation. Based on comparative switching experiments, the active clamping method is expected to suppress switching stress and overvoltage while load and switching conditions are changed without modification of the high-side auxiliary circuit for pulsed-power applications. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00933813
Volume :
39
Issue :
8
Database :
Complementary Index
Journal :
IEEE Transactions on Plasma Science
Publication Type :
Academic Journal
Accession number :
64078429
Full Text :
https://doi.org/10.1109/TPS.2011.2159136