Back to Search Start Over

Synchronous-Logic and Globally-Asynchronous-Locally-Synchronous (GALS) Acoustic Digital Signal Processors.

Authors :
Chong, Kwen-Siong
Chang, Kok-Leong
Gwee, Bah-Hwee
Chang, Joseph S.
Source :
IEEE Journal of Solid-State Circuits; Mar2012, Vol. 47 Issue 3, p769-780, 12p
Publication Year :
2012

Abstract

We design an Acoustic Digital Signal Processor (ADSP) SoC, the primary signal processing module of an acoustic signal detection system, based on two design approaches: fully-synchronous (Fully-Sync), and globally-asynchronous-locally-synchronous (GALS). The emphasis of the ADSP designs is low power operation where both designs embody modular-level and circuit-level clock gating techniques. For sake of fair benchmarking, both ADSPs have identical functionality, are designed using the same 130 nm CMOS process, and largely embody the same library cells (save that for the signaling protocols in the GALS ADSP). The GALS ADSP is substantially more power-efficient (the Fully-Sync ADSP dissipates 1.9 \times more power @ nominal VDD =1.2 V) and the only cost is the marginally higher (1.02\times) IC area. Its higher power efficiency is largely attributed to the exploitation of asynchronous signaling between circuit modules by means of more finely-grained partitioning of the clock domains; intra-circuit signaling therein remains fully-sync. This provides for the ensuing simplification of the clocking infrastructure and subsequent reduction of the global clock rate. The prototype GALS ADSP is able to operate to specifications throughout the lifespan of the battery (VDD=0.9 V–1.4 V, in part depicting Dynamic Voltage Scaling attributes) and at VDD=1.2 V, it dissipates 186 \muW. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
47
Issue :
3
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
73739853
Full Text :
https://doi.org/10.1109/JSSC.2011.2181678