Back to Search Start Over

0.5 V CMOS inverter-based tunable transconductor.

Authors :
Vlassis, S.
Source :
Analog Integrated Circuits & Signal Processing; Jul2012, Vol. 72 Issue 1, p289-292, 4p
Publication Year :
2012

Abstract

A new technique for CMOS inverter-based tunable transconductors is proposed in this paper. The proposed technique employs the master-slave approach and offers large transconductance tuning range using a control current. The transconductor was designed using triple-well 0.13 μm CMOS process under the ultra low supply voltage of 0.5 V. The circuit features 37 dB open loop gain, CMRR = 31 dB at each output node, PSRR = 90 dB and GBW = 530 MHz for 120 μA current consumption. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09251030
Volume :
72
Issue :
1
Database :
Complementary Index
Journal :
Analog Integrated Circuits & Signal Processing
Publication Type :
Academic Journal
Accession number :
76350820
Full Text :
https://doi.org/10.1007/s10470-012-9865-0