Back to Search Start Over

Gate Bias Stresses of Gate-All-Around Poly-Si TFTs With Multiple Nanowire Channels.

Authors :
Kang, Tsung-Kuei
Liao, Ta-Chuan
Wang, Chun-Kai
Source :
IEEE Transactions on Electron Devices; Aug2012, Vol. 59 Issue 8, p2173-2179, 7p
Publication Year :
2012

Abstract

Gate-all-around (GAA) poly-Si thin-film transistors (TFTs) with multiple nanowire channels has better performance compared with planar TFT, such as lower threshold voltage VTH, smaller subthreshold swing (SS), lower minimum current I \rm OFF, higher maximum on/off current ratio ION/IOFF, and higher mobility. However, each nanowire has three sharp corners to obtain high local electric fields under gate bias stresses, such that GAA TFT inherently suffers from an inevitable reliability problem. The local electric fields accelerate the degradation of VTH and SS. The VTH degradation under negative gate bias stress is related to the released electron trapping in stressed gate oxide during diffusion-controlled electrochemical reaction. For GAA TFT, minimum IOFF and ION/IOFF ratio still maintain better characteristics due to smaller channel body. Moreover, the obvious retardation in mobility degradation was obtained for GAA TFT because the hydrogen atoms can effectively rearrange the tail states located near the band edge in the channel during gate bias stresses. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
59
Issue :
8
Database :
Complementary Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
78146612
Full Text :
https://doi.org/10.1109/TED.2012.2197213