Back to Search Start Over

A high throughput turbo decoder VLSI architecture for 3GPP LTE standard.

Authors :
Ahmed, Ashfaq
Awais, Muhammad
Rehman, Ata ur
Maurizio, Martina
Masera, Guido
Source :
2011 IEEE 14th International Multitopic Conference; 1/ 1/2011, p340-346, 7p
Publication Year :
2011

Abstract

This paper presents a highly parallel turbo decoding architecture for 3GPP LTE standard. High throughput is achieved by increasing the decoder parallelism and reducing window sizes. A batcher-sorting-based permutation network is presented which is able to support multi-standard applications. The proposed solution supports all codes specified by 3GPP LTE standard. High coding efficiency is achieved at low computational cost by exploiting an effective scheme for the initialization of forward and backward state metrics. The decoder achieves a maximum throughput of 285 Mbps at 200 MHz, occupying an area of 210 mm2 on 90-nm Standard Cell ASIC technology. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781457706547
Database :
Complementary Index
Journal :
2011 IEEE 14th International Multitopic Conference
Publication Type :
Conference
Accession number :
86480698
Full Text :
https://doi.org/10.1109/INMIC.2011.6151500