Back to Search Start Over

Exploring pausible clocking based GALS design for 40-nm system integration.

Authors :
Fan, Xin
Krstic, Milos
Grass, Eckhard
Sanders, Birgit
Heer, Christoph
Source :
2012 Design, Automation & Test in Europe Conference & Exhibition (DATE); 1/ 1/2012, p1118-1121, 4p
Publication Year :
2012

Abstract

Globally asynchronous locally synchronous (GALS) design has attracted intensive research attention during the last decade. Among the existing GALS design solutions, the pausible clocking scheme presents an elegant solution to address the cross-clock synchronization issues with low hardware overhead. This work explored the applications of pausible clocking scheme for area/power efficient GALS design. To alleviate the challenge of timing convergence at the system level, area and power balanced system partitioning was applied for GALS design. An optimized GALS design flow based on the pausible clocking scheme was further proposed. As a practical example, a synchronous/GALS OFDM baseband transmitter chip, named Moonrake, was then designed and fabricated using the 40-nm CMOS process. It is shown that, compared to the synchronous baseline design, 5% reduction in area and 6% saving in power can be achieved in the GALS counterpart. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781457721458
Database :
Complementary Index
Journal :
2012 Design, Automation & Test in Europe Conference & Exhibition (DATE)
Publication Type :
Conference
Accession number :
86529793
Full Text :
https://doi.org/10.1109/date.2012.6176663