Back to Search Start Over

Interposers for power supply voltage noise reduction.

Authors :
Uematsu, Yutaka
Yagyu, Masayoshi
Osaka, Hideki
Source :
2012 IEEE 21st Conference on Electrical Performance of Electronic Packaging & Systems; 1/ 1/2012, p264-267, 4p
Publication Year :
2012

Abstract

This report proposes low power supply noise interposers with two types of structures based on embedding technologies. These structures reduce (i) self-noise and (ii) transfer-noise. We designed and developed these two structures and evaluated them experimentally. Using small chip components (0402) permitted interposer heights of less than 0.6 mm. The measurement results indicate the following: (i) reductions of on-chip power supply noise on the order of several hundreds of MHz; (ii) S21 less than −60dB achieved from 10 MHz to a few GHz. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781467325394
Database :
Complementary Index
Journal :
2012 IEEE 21st Conference on Electrical Performance of Electronic Packaging & Systems
Publication Type :
Conference
Accession number :
86538499
Full Text :
https://doi.org/10.1109/EPEPS.2012.6457892