Back to Search Start Over

Static voltage over-scaling and dynamic voltage variation tolerance with replica circuits and time redundancy in reconfigurable devices.

Authors :
Alnajjar, Dawood
Hashimoto, Masanori
Onoye, Takao
Mitsuyama, Yukio
Source :
2012 International Conference on Reconfigurable Computing & FPGAs; 1/ 1/2012, p1-7, 7p
Publication Year :
2012

Abstract

This paper studies performance and timing failure probability of time-shifted redundant circuits and replica circuits. Measurement-based experiments using a fabricated test chip are performed. For an approximately similar false positive error probability for time-shifted redundant circuits and replica circuits, the false negative error probability of time-shifted redundant circuits is approximately two orders of magnitude less than that of the replica circuits. When attaining a false negative error of zero, time-shifted redundant circuits achieves one order of magnitude less in false positive error probability than that of the replica circuits. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781467329194
Database :
Complementary Index
Journal :
2012 International Conference on Reconfigurable Computing & FPGAs
Publication Type :
Conference
Accession number :
86584821
Full Text :
https://doi.org/10.1109/ReConFig.2012.6416787