Back to Search
Start Over
A 0.7V 7-to-10bit 0-to-2MS/s flexible SAR ADC for ultra low-power wireless sensor nodes.
- Source :
- 2012 Proceedings of the ESSCIRC (ESSCIRC); 1/ 1/2012, p373-376, 4p
- Publication Year :
- 2012
-
Abstract
- This paper presents a flexible SAR ADC in 90nm CMOS for wireless sensor nodes. By supporting resolutions from 7 to 10bit and sample rates from DC to 2MS/s, this design can be used for a variety of applications such as sensor interfacing and receiver frontends. Flexibility is achieved by a reconfigurable comparator and a reconfigurable DAC. Compared to prior art, this work substantially improves power-efficiency and enables low-voltage operation by employing a pseudo-differential DAC switching scheme, offset compensation and simplified asynchronous logic control. The measured chip achieves power-efficiencies of 2.8–6.6fJ/conversion-step at 2MS/s and 0.7V supply. The FOM is maintained down to kS/s-range as the leakage is only 2nW. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISBNs :
- 9781467322126
- Database :
- Complementary Index
- Journal :
- 2012 Proceedings of the ESSCIRC (ESSCIRC)
- Publication Type :
- Conference
- Accession number :
- 86592136
- Full Text :
- https://doi.org/10.1109/ESSCIRC.2012.6341363