Back to Search Start Over

An 8bit 0.35–0.8V 0.5–30MS/s 2bit/step SAR ADC with wide range threshold configuring comparator.

Authors :
Yoshioka, Kentaro
Shikata, Akira
Sekimoto, Ryota
Kuroda, Tadahiro
Ishikuro, Hiroki
Source :
2012 Proceedings of the ESSCIRC (ESSCIRC); 1/ 1/2012, p381-384, 4p
Publication Year :
2012

Abstract

An extremely low-voltage operating high speed and low power 2bit/step asynchronous SAR ADC is presented. Wide range dynamic threshold configuring comparator is proposed to enable power and area efficient 2bit/step operation. By configuring the comparator threshold by simple Vcm biased current sources, the ADC holds immunity against 10% power supply variation. The prototype ADC fabricated in 40nm CMOS achieved 44.3 dB SNDR with 6.14 MS/s at a single supply voltage of 0.5 V. The ADC achieved a peak FoM of 5.9fJ/conv-step at 0.4V and operates down to 0.35V. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781467322126
Database :
Complementary Index
Journal :
2012 Proceedings of the ESSCIRC (ESSCIRC)
Publication Type :
Conference
Accession number :
86592138
Full Text :
https://doi.org/10.1109/ESSCIRC.2012.6341365