Back to Search Start Over

Design and implementation of truncated multipliers for precision improvement.

Authors :
Devarani, R.
Manikandababu, C. S.
Source :
2013 International Conference on Computer Communication & Informatics; 1/ 1/2013, p1-6, 6p
Publication Year :
2013

Abstract

Truncated multipliers offers significant improvements in area, delay, and power. The proposed method finally reduces the number of full adders and half adders during the tree reduction. While using this proposed method experimentally, area can be saved. The output is in the form of LSB and MSB. Finally the LSB part is compressed by using operations such as deletion, reduction, truncation, rounding and final addition. In previous related papers, to reduce the truncation error by adding error compensation circuits. In this project truncation error is not more than 1 ulp (unit of least position). So there is no need of error compensation circuits, and the final output will be précised. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781467329064
Database :
Complementary Index
Journal :
2013 International Conference on Computer Communication & Informatics
Publication Type :
Conference
Accession number :
86598773
Full Text :
https://doi.org/10.1109/ICCCI.2013.6466244