Back to Search
Start Over
Functional verification of complete sequential behaviors: A formal treatment of discrepancies between system-level and RTL descriptions.
- Source :
- 2013 8th IEEE Design & Test Symposium; 2013, p1-6, 6p
- Publication Year :
- 2013
-
Abstract
- Formal techniques allow exhaustive verification on circuit design (at least in theory), but due to actual computational limitations, workarounds must always be adopted to check only a portion of the design at a time. Sequential equivalence checking is an effective approach, but it can only be applied between circuit descriptions where a one-to-one correspondence for states, as well as for memory elements, is expected. This paper presents a formal methodology to verify RTL descriptions through direct comparison with high-level reference models. By doing so, there is no need to specify or analyze formal properties, as the complete behavior is already contained in the reference model. We also consider the natural discrepancies between system level and RTL code, including non-matching interface and memory elements, and state mapping. In this manner, we are able to prove the functional coherence for the overall sequential behavior of the design under verification. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISBNs :
- 9781479935253
- Database :
- Complementary Index
- Journal :
- 2013 8th IEEE Design & Test Symposium
- Publication Type :
- Conference
- Accession number :
- 94527700
- Full Text :
- https://doi.org/10.1109/IDT.2013.6727074