Back to Search Start Over

A Fast-Lock, Jitter Filtering All-Digital DLL Based Burst-Mode Memory Interface.

Authors :
Hossain, Masum
Aquil, Farrukh
Chau, Pak Shing
Tsang, Brian
Le, Phuong
Wei, Jason
Stone, Teva
Daly, Barry
Tran, Chanh
Eble, John C.
Knorpp, Kurt
Zerbe, Jared L.
Source :
IEEE Journal of Solid-State Circuits; Apr2014, Vol. 49 Issue 4, p1048-1062, 15p
Publication Year :
2014

Abstract

A 800 Mb/s to 3.2 Gb/s memory interface is designed that achieves 30% improved energy efficiency by eliminating idle mode power completely. The link is similar to a standard DDR architecture with the addition of a fast-lock DLL on the memory side that wakes up from 0 mW and locks within 3 clock cycles consuming 24 mW with residual timing error less than 33 mUI. Following initial lock, the DLL operates in a closed loop to compensate for V,T drift consuming 6 mW @ 1.6 GHz including a replica buffer. By incorporating an injection locked oscillator inside the loop, the DLL provides PLL like high frequency input jitter filtering, and corrects ±10% DCD without an additional duty cycle correction loop. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189200
Volume :
49
Issue :
4
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
95284105
Full Text :
https://doi.org/10.1109/JSSC.2013.2297403