Back to Search Start Over

A 0.03 mm delta-sigma modulator with cascaded-inverter amplifier.

Authors :
Wang, Zhidong
Duan, Quanzhen
Roh, Jeongjin
Source :
Analog Integrated Circuits & Signal Processing; Nov2014, Vol. 81 Issue 2, p495-501, 7p
Publication Year :
2014

Abstract

A single stage inverter is introduced as a replacement for the conventional OTA to implement an inverter-based delta-sigma modulator. It achieves a high power and area efficiency. However, the low DC-gain and gain-bandwidth (GBW) have limited the application. This paper proposes a cascaded-inverter to increase the DC-gain and GBW, while maintaining the advantages of power and area efficiency. By cascading three inverters, the DC-gain is increased from 44 dB to 82 dB, and the GBW is increased from 100 MHz to 697 MHz. A third-order delta-sigma modulator using the proposed cascaded-inverter has been fabricated in a 0.11-μm CMOS process. When operating from a 1.2-V supply and clocked at 80 MHz, the prototype modulator achieves 59.4-dB peak SNDR over 500-kHz signal bandwidth while consuming 249 μW. Measurement results demonstrate that the application of the inverter-based amplifier, which is becoming popular due to its high power efficiency, can be extended to significantly higher speed circuits [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09251030
Volume :
81
Issue :
2
Database :
Complementary Index
Journal :
Analog Integrated Circuits & Signal Processing
Publication Type :
Academic Journal
Accession number :
99000095
Full Text :
https://doi.org/10.1007/s10470-014-0408-8