Back to Search Start Over

A 72-GS/s, 8-Bit DAC-Based Wireline Transmitter in 4-nm FinFET CMOS for 200+ Gb/s Serial Links

Authors :
Dickson, Timothy O.
Deniz, Zeynep Toprak
Cochet, Martin
Beukema, Troy J.
Kossel, Marcel
Morf, Thomas
Choi, Young-Ho
Francese, Pier Andrea
Brandli, Matthias
Baks, Christian W.
Proesel, Jonathan E.
Bulzacchelli, John F.
Beakes, Michael P.
Yoo, Byoung-Joo
Ahn, Hyoungbae
Lim, Dong-Hyuk
Kang, Gunil
Park, Sang-Hune
Meghelli, Mounir
Rhew, Hyo Gyuem
Friedman, Daniel J.
Choi, Michael
Soyuer, Mehmet
Shin, Jongshin
Source :
IEEE Journal of Solid-State Circuits; 2023, Vol. 58 Issue: 4 p1074-1086, 13p
Publication Year :
2023

Abstract

This article details the design and measurement of a digital-to-analog converter (DAC)-based source-series terminated (SST) transmitter (TX) for wireline applications in 4-nm FinFET CMOS technology. The DAC achieves 8-bit resolution and high analog output bandwidth by using a segmented architecture along with a single-ended LSB. Strength adjustment of the lower four DAC LSBs relative to the upper four DAC MSBs is accomplished with a hybrid analog/digital tuning approach, which overcomes minimum device-size limitations that can limit the effectiveness of pure digital tuning for SST drivers. The resulting DAC design achieves well-matched MSB/LSB segments with −0.63/0.67 LSB integral nonlinearity (INL) and −0.16/0.43 LSB differential nonlinearity (DNL). Time-domain modulation of 216-Gb/s PAM8 and frequency-domain modulation of 212-Gb/s orthogonal frequency-division multiplexing (OFDM) are reported, demonstrating the capability of CMOS DACs to support frequency-domain modulation for wireline applications. The TX consumes 288 mW from a 0.95-V power supply.

Details

Language :
English
ISSN :
00189200 and 1558173X
Volume :
58
Issue :
4
Database :
Supplemental Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Periodical
Accession number :
ejs62715794
Full Text :
https://doi.org/10.1109/JSSC.2022.3228632