Back to Search Start Over

Backside Power Delivery With Relaxed Overlay for Backside Patterning Using Extreme Wafer Thinning and Molybdenum-Filled Slit Nano Through Silicon Vias

Authors :
Zhao, P.
Witters, L.
Jourdain, A.
Stucchi, M.
Jourdan, N.
Maes, J. W.
Bana, H.
Zhu, C.
Chukka, R.
Sebaai, F.
Vandersmissen, K.
Heylen, N.
Montero, D.
Wang, S.
D'Have, K.
Schleicher, F.
Vos, J. De
Beyer, G.
Miller, A.
Beyne, E.
Source :
IEEE Transactions on Electron Devices; December 2024, Vol. 71 Issue: 12 p7963-7969, 7p
Publication Year :
2024

Abstract

Backside power delivery network (BSPDN) has gained much attention due to its potential to independently optimize signal and power routing. In this work, long slit nano through silicon vias (nTSVs) is used for high-density connections between frontside (FS)-patterned buried power rails (BPRs) and orthogonally patterned metal rails on the wafer backside (BS). These nTSVs are in situ patterned on top of BPR with self-alignment using FS lithography, and the length of the slits can also be tuned. This design relaxes overlay requirements for BS patterning that are typically stringent due to wafer grid distortions during bonding. Additionally, extreme wafer thinning stopping on a 10 nm Si0.75Ge0.25 etch stop layer (ESL) is enabled using an optimized thinning sequence with excellent total thickness variation (TTV) control. For the first time, low resistance barrier-free Molybdenum (Mo)-filled nTSVs are demonstrated, confirming the potential for further scaling compared to TiN/W-filled counterparts.

Details

Language :
English
ISSN :
00189383 and 15579646
Volume :
71
Issue :
12
Database :
Supplemental Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Periodical
Accession number :
ejs68282442
Full Text :
https://doi.org/10.1109/TED.2024.3487080