Back to Search
Start Over
Highly Scalable Dynamically Reconfigurable Systolic Ring-Architecture for DSP Application
- Source :
- Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings, DATE: Design, Automation and Test in Europe, DATE: Design, Automation and Test in Europe, Mar 2002, Paris, France. pp.553-566, ⟨10.1109/DATE.2002.998355⟩
- Publication Year :
- 2002
- Publisher :
- HAL CCSD, 2002.
-
Abstract
- International audience; New parallel execution based machine paradigms must be considered. Thanks to their high level of flexibility structurally programmable architectures are potentially interesting candidates to overcome classical CPUs limitations. Based on a parallel execution model, we present in this paper a new dynamically reconfigurable architecture, dedicated to data oriented applications acceleration. Principles, realizations and comparative results will be exposed for some classical applications, targeted on different architectures.
Details
- Language :
- English
- Database :
- OpenAIRE
- Journal :
- Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings, DATE: Design, Automation and Test in Europe, DATE: Design, Automation and Test in Europe, Mar 2002, Paris, France. pp.553-566, ⟨10.1109/DATE.2002.998355⟩
- Accession number :
- edsair.dedup.wf.001..73eb6911a87e8ed6f4b7419597cdee9d
- Full Text :
- https://doi.org/10.1109/DATE.2002.998355⟩