Back to Search
Start Over
Lightweight implementation of the POSIX threads API for an On-Chip MIPS multiprocessor with VCI interconnect
- Source :
- Embedded Software for SoC, Embedded Software for SoC, Springer, pp.25-38, 2003, ⟨10.1007/0-306-48709-8_3⟩
- Publication Year :
- 2003
- Publisher :
- HAL CCSD, 2003.
-
Abstract
- International audience; This paper relates our experience in designing from scratch a multi-threaded kernel for a MIPS R3000 on-chip multiprocessor. We briefly present the target architecture build around an interconnect compliant with the Virtual Chip Interconnect (VCI), and the CPU characteristics. Then we focus on the implementation of part of the POSIX 1003.1b and 1003.1c standards. We conclude this case study by simulation results obtained by cycle true simulation of an MJPEG video decoder application on the multiprocessor, using several scheduler organizations and architectural parameters.
- Subjects :
- [INFO]Computer Science [cs]
Subjects
Details
- Language :
- English
- Database :
- OpenAIRE
- Journal :
- Embedded Software for SoC, Embedded Software for SoC, Springer, pp.25-38, 2003, ⟨10.1007/0-306-48709-8_3⟩
- Accession number :
- edsair.dedup.wf.001..f1f4931e33c6576b343f4f36b6a4815e
- Full Text :
- https://doi.org/10.1007/0-306-48709-8_3⟩