Back to Search
Start Over
CMP Challenges for Advanced Technology Nodes beyond Si
- Source :
- MRS Advances. 2:2891-2902
- Publication Year :
- 2017
- Publisher :
- Springer Science and Business Media LLC, 2017.
-
Abstract
- As the scaling of the device dimensions in CMOS devices runs into physical limitations, new materials beyond Si with high electron and hole mobilities such as Ge, SiGe, and III-V materials are introduced. Challenges of CMP for these materials are reviewed in this paper. First we discussed the challenge of the new integration schemes to CMP. Loading effects can result in different growth rates for varying feature sizes, which results in a critical dimension dependent overburden. This makes it more difficult to meet the targets of the CMP process with respect to oxide loss and Ge/SiGe/III-V dishing. Secondly we discuss the challenge for the reduction of the defects during CMP for these new materials. Finally the challenge that is relevant especially for the introduction of III-V materials is studied. During the polishing of III-V materials, toxic gases as well as III-V containing liquid waste will be created. The chemical mechanism of the waste control is discussed.
- Subjects :
- Materials science
020209 energy
Mechanical Engineering
Polishing
New materials
02 engineering and technology
Condensed Matter Physics
Engineering physics
Reduction (complexity)
Physical limitations
Overburden
CMOS
Mechanics of Materials
0202 electrical engineering, electronic engineering, information engineering
General Materials Science
Critical dimension
Scaling
Subjects
Details
- ISSN :
- 20598521
- Volume :
- 2
- Database :
- OpenAIRE
- Journal :
- MRS Advances
- Accession number :
- edsair.doi...........01fdd7fc74d85be8cb5de15edd63ba94
- Full Text :
- https://doi.org/10.1557/adv.2017.339