Back to Search Start Over

Minimizing Test Time in Arithmetic Test-Pattern Generators With Constrained Memory Resources

Authors :
L. Garcia-Deiros
Joan Figueras
Salvador Manich
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 26:2046-2058
Publication Year :
2007
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2007.

Abstract

Test-pattern generators (TPGs), based on arithmetic operations, are becoming cost-effective built-in self-test solutions for circuits with embedded processors. Similar to pseudorandom TPGs, arithmetic TPGs use reseeding to reach high levels of fault coverage (FC). In this paper, we propose a method of searching for an effective reseeding strategy, guaranteeing a specified FC level. The proposed methodology minimizes the total test time under the constraint of the total memory resource allocated to store the seeds. The minimization is performed by a binary search that speeds up the seed selection. Experiments with benchmark circuits have shown an average reduction of 43.47% in test time compared with the three previous methodologies.

Details

ISSN :
02780070
Volume :
26
Database :
OpenAIRE
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Accession number :
edsair.doi...........03f0a8925d99d3b1d10be981dc7d8a06
Full Text :
https://doi.org/10.1109/tcad.2007.906465