Back to Search Start Over

A novel hardware design for SIFT generation with reduced memory requirement

Authors :
Eung Sup Kim
Hyuk-Jae Lee
Source :
JSTS:Journal of Semiconductor Technology and Science. 13:157-169
Publication Year :
2013
Publisher :
The Institute of Electronics Engineers of Korea, 2013.

Abstract

Scale Invariant Feature Transform (SIFT) generates image features widely used to match objects in different images. Previous work on hardware based SIFT implementation requires excessive internal memory and hardware logic [1]. In this paper, a new hardware organization is proposed to implement SIFT with less memory and hardware cost than the previous work. To this end, a parallel Gaussian filter bank is adopted to eliminate the buffers that store intermediate results because parallel operations allow all intermediate results available at the same time. Furthermore, the processing order is changed from the raster-scan order to the block-by-block order so that the line buffer size storing the source image is also reduced. These techniques trade the reduction of memory size with a slight increase of the execution time and external memory bandwidth. As a result, the memory size is reduced by 94.4%. The proposed hardware for SIFT implementation includes the Descriptor generation block, which is omitted in the previous work [1]. The addition of the hardwired descriptor generation improves the computation speed by about 30 times when compared with the previous work.

Details

ISSN :
15981657
Volume :
13
Database :
OpenAIRE
Journal :
JSTS:Journal of Semiconductor Technology and Science
Accession number :
edsair.doi...........06bb44f069ff1baeb193f3e5c4a63e07
Full Text :
https://doi.org/10.5573/jsts.2013.13.2.157