Back to Search Start Over

Compact two-step parallel modified-signed-digit adder/substractor based on binary logic operations using electron-trapping devices

Authors :
Guoqiang Li
Feng Qian
Hao Ruan
Liren Liu
Source :
SPIE Proceedings.
Publication Year :
1999
Publisher :
SPIE, 1999.

Abstract

A compact two-step modified-signed-digit arithmetic-logic array processor is proposed. When the reference digits are programmed, both addition and subtraction can be performed by the same binary operations regardless of the sign of the input digits. The optical implementation and experimental demonstration using an electron-trapping device are shown. Each digit is encoded by a single pixel, and no polarization is included. Any combinatorial logic can be easily performed without optoelectronic and electro-optic conversions of the intermediate results. The system is compact, general- purpose, simple to align and has a high signal-to-noise ratio.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
SPIE Proceedings
Accession number :
edsair.doi...........0a348281583e1e3aa06e5ec619296010