Back to Search
Start Over
An oscillator collapse-based comparator with application in a 74.1dB SNDR, 20KS/s 15b SAR ADC
- Source :
- VLSI Circuits
- Publication Year :
- 2016
- Publisher :
- IEEE, 2016.
-
Abstract
- This paper presents a new energy-efficient ring oscillator collapse-based comparator, which is demonstrated in a 15-bit SAR ADC. The comparator automatically adjusts comparison energy according to its input difference without any control, eliminating unnecessary energy spent on coarse comparisons. The employed SAR ADC supplements a 10-bit differential main CDAC with a 5-bit common-mode CDAC. This offers an additional 5 bits of resolution with common mode to differential gain tuning that improves linearity by reducing the effect of switch parasitic capacitance. A test chip fabricated in 40nm CMOS shows 74.12 dB SNDR and 173.4 dB FOMs. The comparator consumes 104 nW with the full ADC consuming 1.17 µW.
- Subjects :
- 010302 applied physics
Engineering
Comparator
business.industry
020208 electrical & electronic engineering
Electrical engineering
Linearity
Successive approximation ADC
02 engineering and technology
Ring oscillator
01 natural sciences
Comparator applications
Parasitic capacitance
CMOS
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Common-mode signal
business
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)
- Accession number :
- edsair.doi...........0f26d8d834841072386f8a53e21db131
- Full Text :
- https://doi.org/10.1109/vlsic.2016.7573518