Back to Search Start Over

Effect of junction engineering for 38nm BE-SONOS charge-trapping

Authors :
Chin-Yuan Lu
Yi-Hsuan Hsiao
Kuang-Yeu Hsieh
Hang-Ting Lue
Kuo-Pin Chang
Source :
Proceedings of 2011 International Symposium on VLSI Technology, Systems and Applications.
Publication Year :
2011
Publisher :
IEEE, 2011.

Abstract

As NAND Flash device scales down, the source/drain junction engineering becomes a key factor for improving the short-channel effect, self-boostiSg program inhibit window, and cell reliability. In this work, the impact of trap-layer above junction (cut-ONO or non-cut ONO), Source/Drain Si recess, and junction doping are studied extensively for the 38nm half-pitch BE-SONOS charge-trapping NAND Flash devices. Our results suggest that a non-cut ONO with junction-free device shows the best memory window and small endurance degradation

Details

Database :
OpenAIRE
Journal :
Proceedings of 2011 International Symposium on VLSI Technology, Systems and Applications
Accession number :
edsair.doi...........1036432b5c4a6d6bb361351b31b5bd10
Full Text :
https://doi.org/10.1109/vtsa.2011.5872267