Back to Search
Start Over
Progress in the Development of Cryocooled Digital Channelizing RF Receivers
- Source :
- IEEE Transactions on Applied Superconductivity. 19:1016-1021
- Publication Year :
- 2009
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2009.
-
Abstract
- HYPRES is developing a class of digital receivers featuring direct digitization at radio frequency. The complete system, consisting of a cryopackaged Nb superconductor all-digital receiver (ADR) chip followed by room-temperature interface electronics and a field-programmable gate array (FPGA) based post-processing module, has been developed. Depending on the targeted application the ADR chip comprised either a low-pass delta with phase modulation-demodulation architecture or X-band band-pass sigma-delta modulators together with digital in-phase and quadrature mixer and a pair of digital decimation filters. The chips were fabricated using a 4.5-kA/cm2 HYPRES process and were cryopackaged using a commercial-off-the-shelf cryocooler. Recently, with significant improvements in chip cryopackage, room-temperature electronics and FPGA programming we were able to achieve stable operation of a low-pass ADR at 28.16 GHz and X-band ADR at 30.72 GHz clock frequencies. Experimental results are presented and discussed.
- Subjects :
- Decimation
Computer science
business.industry
Electrical engineering
Cryocooler
Condensed Matter Physics
Chip
Delta-sigma modulation
Electronic, Optical and Magnetic Materials
Gate array
Rapid single flux quantum
Hardware_INTEGRATEDCIRCUITS
Radio frequency
Electrical and Electronic Engineering
business
Field-programmable gate array
Subjects
Details
- ISSN :
- 15582515 and 10518223
- Volume :
- 19
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Applied Superconductivity
- Accession number :
- edsair.doi...........1b34e382d62617fada288f61ee8124c2
- Full Text :
- https://doi.org/10.1109/tasc.2009.2018424