Back to Search
Start Over
Mismatch Analysis of DTCs With an Improved BIST-TDC in 28-nm CMOS
- Source :
- IEEE Transactions on Circuits and Systems I: Regular Papers. 69:196-206
- Publication Year :
- 2022
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2022.
-
Abstract
- Nonlinearity of a digital-to-time converter (DTC) is pivotal to spur performance in DTC-based all-digital phase-locked-loops (ADPLL). In this paper, we characterize and analyze the mismatch of cascaded-delay-unit DTCs. Through an improved built-in-self-test (BIST) time-to-digital converter (TDC) assisted with phase-to-frequency detector (PFD), a measurement system of sub-half-ps accuracy is constructed to conduct the characterization. Fabricated in 28-nm CMOS, the DTC transfer functions are measured, and mismatches are compared against Monte-Carlo simulation results. The integral nonlinearity (INL) results are compared against each other and converted to the in-band fractional spur level when the DTC would be deployed in the ADPLL. The BIST-TDC system thus characterizes the on-chip delays without expensive equipment or complex setup. The effectiveness of adding a PFD into the ΔΣ loop is validated. The entire BIST system consumes 0.6mW with a system self-calibration algorithm to tackle the analog blocks' nonlinearities.
- Subjects :
- Computer science
System of measurement
020208 electrical & electronic engineering
Detector
02 engineering and technology
Capacitance
Transfer function
Nonlinear system
Integral nonlinearity
CMOS
Hardware and Architecture
Logic gate
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Electrical and Electronic Engineering
Subjects
Details
- ISSN :
- 15580806 and 15498328
- Volume :
- 69
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Circuits and Systems I: Regular Papers
- Accession number :
- edsair.doi...........1e42add3a043b29424bb53cb1c41b6be
- Full Text :
- https://doi.org/10.1109/tcsi.2021.3105451