Back to Search
Start Over
Development of faultātolerant MLI topology
- Source :
- IET Power Electronics. 11:1416-1424
- Publication Year :
- 2018
- Publisher :
- Institution of Engineering and Technology (IET), 2018.
-
Abstract
- Multilevel inverters (MLIs) have developed deep roots in various industrial sectors owing to their advantages over conventional two-level inverters. However, the reliability of the semiconductor devices has been one of the major concerns for the proper functioning of MLI. Therefore, a novel fault-tolerant topology is proposed in this study. The proposed topology is capable to tolerate single- and multi-switch faults. It has lesser device count compared with the most recent work in the field. Moreover, it achieves inherent voltage balancing across capacitors. The proposed fault-tolerant topology is simulated in MATLAB/Simulink and validated experimentally.
- Subjects :
- Computer science
020209 energy
020208 electrical & electronic engineering
Topology (electrical circuits)
Fault tolerance
02 engineering and technology
Semiconductor device
Topology
law.invention
Capacitor
Reliability (semiconductor)
Development (topology)
law
0202 electrical engineering, electronic engineering, information engineering
Electrical and Electronic Engineering
MATLAB
computer
Voltage
computer.programming_language
Subjects
Details
- ISSN :
- 17554543
- Volume :
- 11
- Database :
- OpenAIRE
- Journal :
- IET Power Electronics
- Accession number :
- edsair.doi...........20ae50628615319301983dfeeb75d1c9
- Full Text :
- https://doi.org/10.1049/iet-pel.2017.0683