Back to Search Start Over

A 700-MHz 24-b pipelined accumulator in 1.2- mu m CMOS for application as a numerically controlled oscillator

Authors :
Henry Samueli
Christer Svensson
F. Lu
Jiren Yuan
Source :
IEEE Journal of Solid-State Circuits. 28:878-886
Publication Year :
1993
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 1993.

Abstract

To accomplish timing recovery/synthesis in high-speed communication systems, a 24-b numerically controlled oscillator (NCO) IC using a circuit design technique called true single-phase clock (TSPC) pipelined CMOS has been fabricated in a standard 1.2- mu m CMOS process. The device achieves a maximum tested input clock rate of 700 MHz, which results in an output frequency tuning range from DC up to 350 MHz with a 41.7-Hz tuning resolution and a peak-to-peak phase jitter of 1.4 ns. The 1.7-mm*1.7-mm IC dissipates 850 mW with a single 5-V supply, which is substantially lower than similar ECL and GaAs devices. >

Details

ISSN :
00189200
Volume :
28
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........2132c76eaa14ba2deb875d2ba2e0cad9
Full Text :
https://doi.org/10.1109/4.231324