Back to Search Start Over

A 153Mb-SRAM Design with Dynamic Stability Enhancement and Leakage Reduction in 45nm High-¿ Metal-Gate CMOS Technology

Authors :
H.J. Ann
Zhanping Chen
Yin Wang
Kevin Zhang
K. Smits
M. Bohr
Uddalak Bhattacharya
Andrei Pavlov
Fatih Hamzaoglu
Yong-Gee Ng
Source :
ISSCC
Publication Year :
2008
Publisher :
IEEE, 2008.

Abstract

We report a 153Mb SRAM design that is optimized for a 45nm high-K metal-gate technology (Mistry et al., 2007). The design contains fully integrated dynamic forward-body-bias to achieve lower voltage operation while keeping low the area and power overhead. The dynamic sleep design, which was developed at the 65nm node (Zhang et al., 2005), is further enhanced with op-amp-based active-feedback control and on-die programmable reference-voltage generator. The new sleep design reduces the effect of PVT variation, leading to further power reduction. The modular architecture of the design also enables the 16KB-subarray to be used directly as the building block for a 6MB L2 cache in the CoreTM 2 CPU (George, 2007). The design operates over 3.5GHz at 1.1V.

Details

ISSN :
01936530
Database :
OpenAIRE
Journal :
2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers
Accession number :
edsair.doi...........276fa7c1f7312b8897193516ddc6de94
Full Text :
https://doi.org/10.1109/isscc.2008.4523214