Back to Search Start Over

High-speed FPGA implementations of Volterra DFEs based on iterated short convolution

Authors :
A. Emeretlis
M. Katsimpris
George Theodoridis
Source :
2016 18th Mediterranean Electrotechnical Conference (MELECON).
Publication Year :
2016
Publisher :
IEEE, 2016.

Abstract

In this work, an architecture of low complexity non-linear Decision Feedback Equalizers is proposed, where the parallel filters of the feed-forward section are hardware-efficient structures based on Iterated Short Convolution. For the design of the parallel filters an algorithm is proposed, which provides an architecture with regularity that is more suitable for FPGA implementation. The proposed architecture achieves the typical throughput of 10 Gb/s, while its balanced design allows the implementation on smaller FPGA devices while reaching the target throughput.

Details

Database :
OpenAIRE
Journal :
2016 18th Mediterranean Electrotechnical Conference (MELECON)
Accession number :
edsair.doi...........2d825748c8d1719b8bd1de05827ba6db
Full Text :
https://doi.org/10.1109/melcon.2016.7495396