Back to Search
Start Over
A Fast-Lock Low-Power Subranging Digital Delay-Locked Loop
- Source :
- IEICE Transactions on Electronics. :855-860
- Publication Year :
- 2010
- Publisher :
- Institute of Electronics, Information and Communications Engineers (IEICE), 2010.
-
Abstract
- A new fast-lock, low-power digital delay-locked loop (DLL) is presented. A subranging searching algorithm is employed to effectively make the loop locked within only four clock cycles. A half-delay circuit is utilized to cut down power consumption. The prototype DLL in a standard 0.13-μm CMOS process operates in the range from 50 MHz to 400 MHz with four clock cycle lock time and consumes 2.379 mW with 1-V supply at 400 MHz clock rate. The measured RMS jitter and peak-to-peak jitter at 400 MHz are 1.586 ps and 16.67 ps, respectively. It occupies an active area of 0.038 mm 2 .
Details
- ISSN :
- 17451353 and 09168524
- Database :
- OpenAIRE
- Journal :
- IEICE Transactions on Electronics
- Accession number :
- edsair.doi...........314c8c70857faf25375cff0d59fd65ac
- Full Text :
- https://doi.org/10.1587/transele.e93.c.855