Back to Search
Start Over
A Quatro-Based 65-nm Flip-Flop Circuit for Soft-Error Resilience
A Quatro-Based 65-nm Flip-Flop Circuit for Soft-Error Resilience
- Source :
- IEEE Transactions on Nuclear Science. 64:1554-1561
- Publication Year :
- 2017
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2017.
-
Abstract
- A flip-flop circuit hardened against soft errors is presented in this paper. This design is an improved version of Quatro for further enhanced soft-error resilience by integrating the guard-gate technique. The proposed design, as well as reference Quatro and regular flip-flops, was implemented and manufactured in a 65-nm CMOS bulk technology. Experimental characterization results of their alpha and heavy ions soft-error rates verified the superior hardening performance of the proposed design over the other two circuits.
- Subjects :
- 010302 applied physics
Nuclear and High Energy Physics
Engineering
010308 nuclear & particles physics
business.industry
Transistor
Hardware_PERFORMANCEANDRELIABILITY
01 natural sciences
law.invention
Soft error
Nuclear Energy and Engineering
CMOS
law
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
Redundancy (engineering)
Electrical and Electronic Engineering
business
Flip-flop
Hardware_LOGICDESIGN
Electronic circuit
Subjects
Details
- ISSN :
- 15581578 and 00189499
- Volume :
- 64
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Nuclear Science
- Accession number :
- edsair.doi...........3239bb54292a10297c1eb5202f59d040
- Full Text :
- https://doi.org/10.1109/tns.2017.2704062