Back to Search Start Over

An Efficient NLMS-based VLSI Architecture for Robust FECG Extraction and FHR Processing

Authors :
Sergio Bampi
Patricia Ucker Leleu da Costa
Eduardo Costa
Guilherme Paim
Sergio Almeida
Leandro M. G. Rocha
Source :
ICECS
Publication Year :
2020
Publisher :
IEEE, 2020.

Abstract

This work presents an efficient NLMS-based VLSI architecture to extract the fetal electrocardiogram (FECG) and detect the fetal heart rate (FHR), using the adaptive filter strategy. The efficient NLMS-based architecture herein investigated can robustly cancel the high-noised mother-related ECG signals, enabling the FHR measurement. We used the Improved Fetal Pan and Tompkins Algorithm (IFPTA) to detect fetal R-peak and calculate the FHR. Our NLMS-based VLSI architecture effectively detects the R-peaks in the extracted FECG with 93.2% accuracy with the only 2.4 mW of total power dissipation.

Details

Database :
OpenAIRE
Journal :
2020 27th IEEE International Conference on Electronics, Circuits and Systems (ICECS)
Accession number :
edsair.doi...........3b0165def9866cdef11e5923ac9be3a9
Full Text :
https://doi.org/10.1109/icecs49266.2020.9294943