Back to Search Start Over

Side-channel resistant system-level design flow for public-key cryptography

Authors :
Bart Preneel
Kazuo Sakiyama
Elke De Mulder
Ingrid Verbauwhede
Source :
ACM Great Lakes Symposium on VLSI
Publication Year :
2007
Publisher :
ACM, 2007.

Abstract

In this paper, we propose a new design methodology to assess the risk for side-channel attacks, more specifically timing analysis and simple power analysis, at an early design stage. This method is illustrated with the design of an elliptic curve cryptographic processor. It also allows to evaluate the quality of countermeasures against these attacks by evaluating hamming distances for eachsignal and each register in a partial functional domain (e.g. datapath or controller). Thus a first order side-channel-resistant design can be obtained with system-level design in which the simulation can run faster than conventional HDL simulations.

Details

Database :
OpenAIRE
Journal :
Proceedings of the 17th ACM Great Lakes symposium on VLSI
Accession number :
edsair.doi...........3cc5bd1b099e7fd7497c78881a1aa72e
Full Text :
https://doi.org/10.1145/1228784.1228822