Back to Search
Start Over
Logic Design and Simulation of a 128-b AES Encryption Accelerator Based on Rapid Single-Flux-Quantum Circuits
- Source :
- IEEE Transactions on Applied Superconductivity. 31:1-11
- Publication Year :
- 2021
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2021.
-
Abstract
- A 128-b rapid single-flux-quantum (RSFQ) Advanced Encryption Standard (AES) encryption accelerator based on bit-slice architecture is proposed for the first time. Unlike the traditional methods, the method of looking up only one 256-B table to complete the entire AES round function is proposed. The proposed method can reduce nearly 50% of the hardware cost compared to the traditional method. The simple lookup table, shift, and xor operations are used in the proposed accelerator where one 256-B table needs to be stored for lookup table operations. The RSFQ logic circuits of the proposed accelerator are designed and simulated at the logic level. It consists of 136 558 JJs based on the Open Dataset of CONNECT Cell Library for AIST ADP2. The simulation results show the proposed accelerator works correctly.
- Subjects :
- business.industry
Computer science
Advanced Encryption Standard
Logic level
Condensed Matter Physics
Encryption
Electronic, Optical and Magnetic Materials
Logic synthesis
Rapid single flux quantum
Logic gate
Lookup table
Table (database)
Electrical and Electronic Engineering
business
Computer hardware
Subjects
Details
- ISSN :
- 23787074 and 10518223
- Volume :
- 31
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Applied Superconductivity
- Accession number :
- edsair.doi...........44962e71670dd19b894757524b076ade
- Full Text :
- https://doi.org/10.1109/tasc.2021.3075604