Back to Search
Start Over
A compressed digital output CMOS image sensor with analog 2-D DCT processors and ADC/quantizer
- Source :
- 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.
- Publication Year :
- 2002
- Publisher :
- IEEE, 2002.
-
Abstract
- Progress in CMOS-based image sensors is creating opportunities for a low-cost, low-power one-chip video camera with digitizing, signal processing and image compression. Such a smart camera head acquires compressed digital moving pictures directly into portable multimedia computers. Video encoders using a moving picture coding standard such as MPEG and H.26x are not always suitable for integration of image encoding on the image sensor, because of the complexity and the power dissipation. On-sensor image compression such as a CCD image sensor for lossless image compression and a CMOS image sensor with pixel-level interframe coding are reported. A one-chip digital camera with on-sensor video compression is shown in the block diagram. The chip contains a 128/spl times/128-pixel sensor, 8-channel parallel read-out circuits, an analog 2-dimensional discrete cosine transform (2D DCT) processor and a variable quantization-level ADC (ADC/Q).
- Subjects :
- business.product_category
Computer science
ComputingMethodologies_IMAGEPROCESSINGANDCOMPUTERVISION
Image processing
Video camera
Data_CODINGANDINFORMATIONTHEORY
Analog image processing
law.invention
law
Digital image processing
Discrete cosine transform
Computer vision
Smart camera
Image sensor
Digital camera
Lossless compression
Signal processing
business.industry
Quantization (signal processing)
Camera interface
Artificial intelligence
business
Encoder
Computer hardware
Image compression
Data compression
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers
- Accession number :
- edsair.doi...........48b6850bc66619a081aa2250f36846b3
- Full Text :
- https://doi.org/10.1109/isscc.1997.585326