Back to Search
Start Over
An optimized VLSI architecture for a multiformat discrete cosine transform
- Source :
- ICASSP
- Publication Year :
- 2005
- Publisher :
- Institute of Electrical and Electronics Engineers, 2005.
-
Abstract
- This communication presents an optimized architecture providing the computation power and the versatility that are required for the real-time processing of various blocks format (from 4*4 to 16*16) and for direct/inverse Discrete Cosine Transform. To achieve a realistic single chip implementation, different architectures have been compared. Circuits based on the most efficient architecture will be used for a real-time coder/decoder of color images.
Details
- Database :
- OpenAIRE
- Journal :
- ICASSP '87. IEEE International Conference on Acoustics, Speech, and Signal Processing
- Accession number :
- edsair.doi...........4baa4557a836f2e78dc0572d406d635c
- Full Text :
- https://doi.org/10.1109/icassp.1987.1169851