Back to Search Start Over

Circuit-Size Reduction for Parallel Chien Search using Minimal Polynomial Degree Reduction

Authors :
Akira Yamaga
Daiki Watanabe
Naoaki Kokubun
Hironori Uchikawa
Source :
ISCAS
Publication Year :
2019
Publisher :
IEEE, 2019.

Abstract

The circuit of parallel Chien search is the largest in the decoder for long Bose-Chaudhuri-Hocquenghem (BCH) codes with strong correction capability. It can be decomposed into two functional blocks. One is the shift block which stores and transforms an error locator polynomial. The rest consists of substitution circuits which substitute finite field values into the polynomial to find its roots, which indicate error locations. For circuit-size reduction of the substitution, an error locator polynomial is divided by a product of minimal polynomials. If there are common roots between a dividend and divisor, the remainder inherits the common roots. Hence, error locations can be found by testing the remainder with the lower degree than that of the error locator polynomial. Our new architecture needs additional operations, such as the division. However, for 122-error-correcting BCH codes over GF(215), our new architecture can reduce the circuit size of the 16-parallel Chien search by 17% compared with an optimized conventional architecture.

Details

Database :
OpenAIRE
Journal :
2019 IEEE International Symposium on Circuits and Systems (ISCAS)
Accession number :
edsair.doi...........4ef12c01e2ab03231c2e69208519190b