Back to Search
Start Over
Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices
Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices
- Source :
- IEEE Transactions on Electron Devices. 61:2064-2070
- Publication Year :
- 2014
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2014.
-
Abstract
- The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.
- Subjects :
- Materials science
business.industry
Transistor
Electrical engineering
NAND gate
Hardware_PERFORMANCEANDRELIABILITY
Electronic, Optical and Magnetic Materials
law.invention
Flash (photography)
Reliability (semiconductor)
Thin-film transistor
law
Logic gate
Optoelectronics
Grain boundary
Electrical and Electronic Engineering
business
Gate equivalent
Subjects
Details
- ISSN :
- 15579646 and 00189383
- Volume :
- 61
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Electron Devices
- Accession number :
- edsair.doi...........507d1d5cff5f593a538efa28d000ce29
- Full Text :
- https://doi.org/10.1109/ted.2014.2318716