Back to Search Start Over

Vertical 1.2kV SiC Power MOSFETs with High-k/Metal Gate Stack

Authors :
Giovanni Alfieri
Andrei Mihaila
Alyssa Prasmusinto
Marco Bellini
Enea Bianda
Lars Knoll
Yulieth Arango
Lukas Kranz
Stephan Wirths
Source :
2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD).
Publication Year :
2019
Publisher :
IEEE, 2019.

Abstract

We demonstrate the first integration of high-k/metal gate stacks in vertical 1.2kV SiC power MOSFETs including static and dynamic characterization as well as safe operation area (SOA). The high-k/4H-SiC MOS interface exhibits a remarkably low interface defect state density and improved threshold voltage stability compared to conventional gate stacks based on SiO 2 . Moreover, we achieved an impressive performance boost in terms of on-resistance due to this low-defective interface and increased gate capacitance. Compared to vertical devices with SiO 2 /poly Si gate stacks these devices exhibit a negligible hysteresis.

Details

Database :
OpenAIRE
Journal :
2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD)
Accession number :
edsair.doi...........5525495ec8180e7aa47006fb5e34e3ea