Back to Search Start Over

Research and Design of Asynchronous FIFO Based on FPGA

Authors :
Gang Yang
Ming Zhe Liu
Xiao Bo Mao
Bing Qi Liu
Huai Liang Li
Source :
Applied Mechanics and Materials. :3440-3444
Publication Year :
2014
Publisher :
Trans Tech Publications, Ltd., 2014.

Abstract

In this article, a design method of asynchronous FIFO memory based on FPGA is put forward. With FPGA as the core controller, We adopt Verilog HDL and top-down design method to build a top-level module design and also analyze the mark logic of asynchronous FIFO and the elimination of semi-stable state under Quartus II development platform. Besides, with the application of Gray code conversion technology, not only the reliable transmission of data is guaranteed but also design efficiency is improved. Through contrast experiment analysis and simulation test, the validity and reliability of asynchronous FIFO memory are verified, meeting the basic requirement that FIFO can hold more enough data without spillovers despite the fullness of data.

Details

ISSN :
16627482
Database :
OpenAIRE
Journal :
Applied Mechanics and Materials
Accession number :
edsair.doi...........55948532b2958e122d856b218980db7c