Back to Search
Start Over
Partial Dynamic reconfiguration and task sceduling framework for FPGA: A survey with concepts, constraints and trends
- Source :
- Materials Today: Proceedings. 81:750-753
- Publication Year :
- 2023
- Publisher :
- Elsevier BV, 2023.
-
Abstract
- Generally the accelerators type identifies the edge computing performance hugely and it includes Integrated Circuit (IC), Graphical Processing Unit (GPU) and Field Programmable Gate Array (FPGA). Among these accelerator FPGAs are widely used in several edge computing areas since it has the ability to reconfigure and has high energy efficient. The consequence also comes out with the paradigm of scheduling efficiency on CPU’s (software tasks) and FPGA (hardware tasks). However the conventional schemes not entirely exploited the variations among hardware and software tasks which results in low scheduling efficiency. Therefore a task scheduling system is proposed on basis of fully active reconfigurable system. The scheduling efficiency for the proposed scheme can be increased by switching the task overheads and by predicting the execution time for hardware with minimum task switching times.
- Subjects :
- 010302 applied physics
Task switching
business.industry
Computer science
Control reconfiguration
02 engineering and technology
General Medicine
Integrated circuit
021001 nanoscience & nanotechnology
01 natural sciences
Scheduling (computing)
law.invention
Task (computing)
Software
law
Embedded system
0103 physical sciences
0210 nano-technology
business
Field-programmable gate array
Edge computing
Subjects
Details
- ISSN :
- 22147853
- Volume :
- 81
- Database :
- OpenAIRE
- Journal :
- Materials Today: Proceedings
- Accession number :
- edsair.doi...........565a1ee6f19a9ad7bad92068a4259821
- Full Text :
- https://doi.org/10.1016/j.matpr.2021.04.229