Back to Search Start Over

Low-Area and High-Throughput Architecture for an Adaptive Filter Using Distributed Arithmetic

Authors :
M. Surya Prakash
Rafi Ahamed Shaik
Source :
IEEE Transactions on Circuits and Systems II: Express Briefs. 60:781-785
Publication Year :
2013
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2013.

Abstract

A high-performance implementation scheme for a least mean square adaptive filter is presented. The architecture is based on distributed arithmetic in which the partial products of filter coefficients are precomputed and stored in lookup tables (LUTs) and the filtering is done by shift-and-accumulate operations on these partial products. In the case of an adaptive filter, it is required that the filter coefficients be updated and, hence, these LUTs are to be recalculated. A new strategy based on the offset binary coding scheme has been proposed in order to update these LUTs from time to time. Simulation results show that the proposed scheme consumes very less chip area and operates at high throughput for large base unit size k ( = N/m) , where m is an integer and N is the number of filter coefficients. For example, a 128-tap finite-impulse-response adaptive filter with the proposed implementation produces 12 times more throughput (for k = 8) and consumes almost 26% less area when compared to the best of existing architectures.

Details

ISSN :
15583791 and 15497747
Volume :
60
Database :
OpenAIRE
Journal :
IEEE Transactions on Circuits and Systems II: Express Briefs
Accession number :
edsair.doi...........61cbe4174899584aa7f0e35db261aa9f
Full Text :
https://doi.org/10.1109/tcsii.2013.2281747