Back to Search
Start Over
FDSOI bottom MOSFETs stability versus top transistor thermal budget featuring 3D monolithic integration
- Source :
- Solid-State Electronics. 113:2-8
- Publication Year :
- 2015
- Publisher :
- Elsevier BV, 2015.
-
Abstract
- To set up specification for 3D monolithic integration, for the first time, the thermal stability of state-of-the-art FDSOI (Fully Depleted SOI) transistors electrical performance is quantified. Post fabrication annealings are performed on FDSOI transistors to mimic the thermal budget associated to top layer processing. Degradation of the silicide for thermal treatments beyond 400 °C is identified as the main responsible for performance degradation for PMOS devices. For the NMOS transistors, arsenic (As) and phosphorus (P) dopants deactivation adds up to this effect. By optimizing both the n-type extension implantations and the bottom silicide process, thermal stability of FDSOI can be extended to allow relaxing upwards the thermal budget authorized for top transistors processing.
- Subjects :
- Materials science
Fabrication
business.industry
Transistor
Electrical engineering
Silicon on insulator
Condensed Matter Physics
Electronic, Optical and Magnetic Materials
law.invention
PMOS logic
chemistry.chemical_compound
chemistry
law
Thermal
Silicide
Materials Chemistry
Optoelectronics
Thermal stability
Electrical and Electronic Engineering
business
NMOS logic
Subjects
Details
- ISSN :
- 00381101
- Volume :
- 113
- Database :
- OpenAIRE
- Journal :
- Solid-State Electronics
- Accession number :
- edsair.doi...........624836d4fbf40170712d2f7c471a4a45