Back to Search Start Over

Design verification and emulation of a multichip high-speed GaAs RISC processor using soft-programmable logic

Authors :
S. Steidl
C. Maier
S. Carlough
John F. McDonald
P.M. Campbell
A. Garg
H.J. Greub
A. Airapetian
Source :
Proceedings of Eighth International Application Specific Integrated Circuits Conference.
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

Soft-programmable logic is increasingly used to emulate and verify CMOS designs before fabrication. The F-RISC emulator uses this technology to emulate and verify a multichip GaAs RISC processor. An essential part of the F-RISC emulator is the mapping of the differential CML GaAs libraries to the Xilinx FPGA libraries. The emulator helped to detect several design errors.

Details

Database :
OpenAIRE
Journal :
Proceedings of Eighth International Application Specific Integrated Circuits Conference
Accession number :
edsair.doi...........640483ca18ff7fd06e7ecab10210908d
Full Text :
https://doi.org/10.1109/asic.1995.580706