Back to Search
Start Over
A 70.4dB voltage gain, 2.3dB NF, fully integrated multi-standard UHF receiver front-end in CMOS 130-nm
- Source :
- Microelectronics Journal. 52:1-10
- Publication Year :
- 2016
- Publisher :
- Elsevier BV, 2016.
-
Abstract
- The design of a fully integrated multi-standard UHF receiver front-end to be embedded in environmental data collection satellites is proposed. The circuit operates under the requirements of both SBCDA and the ARGOS 3. For that, the specifications of a multi-standard receiver front-end are firstly derived and then the implementation of a 70.4 dB voltage gain, 2.3 dB NF, 48 mW energy consumption, single-ended input and differential quadrature output receiver front-end in 130-nm CMOS standard technology is presented. The design is validated through post-layout simulation.
- Subjects :
- Engineering
Radio receiver design
business.industry
General Engineering
Electrical engineering
020206 networking & telecommunications
02 engineering and technology
Energy consumption
020202 computer hardware & architecture
Quadrature (mathematics)
Ultra high frequency
CMOS
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Receiver front end
business
Voltage
Subjects
Details
- ISSN :
- 00262692
- Volume :
- 52
- Database :
- OpenAIRE
- Journal :
- Microelectronics Journal
- Accession number :
- edsair.doi...........67449f683ee70839adc2eabc59f9baf9
- Full Text :
- https://doi.org/10.1016/j.mejo.2016.03.001