Back to Search
Start Over
A Low-Power HKMG CMOS Platform Compatible With Dram Node 2× and Beyond
- Source :
- IEEE Transactions on Electron Devices. 61:2935-2943
- Publication Year :
- 2014
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2014.
-
Abstract
- In this paper, a low-cost and low-leakage gate-first high-k metal-gate CMOS integration compatible with the high thermal budget used in a 2× node dynamic random access memory process flow is reported. The metal inserted polysilicon stack is based on HfO 2 coupled with Al 2 O 3 capping for pMOS devices, and with a TiN/Mg/TiN stack together with As ion implantation for nMOS. It is demonstrated that n and pMOS performance of 400 and 200 μA/μm can be obtained for an OFF-state current of 10 -10 A/μm, while maintaining gate and junction leakages compatible with low-power applications. Reliability and matching properties are aligned with logic gate-stacks, and the proposed solution is outperforming the La-cap-based solutions in terms of thermal stability.
- Subjects :
- Dynamic random-access memory
Materials science
business.industry
Depletion-load NMOS logic
Electrical engineering
Hardware_PERFORMANCEANDRELIABILITY
Electronic, Optical and Magnetic Materials
law.invention
PMOS logic
CMOS
Stack (abstract data type)
law
Hardware_INTEGRATEDCIRCUITS
Optoelectronics
Node (circuits)
Electrical and Electronic Engineering
business
NMOS logic
Dram
Hardware_LOGICDESIGN
Subjects
Details
- ISSN :
- 15579646 and 00189383
- Volume :
- 61
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Electron Devices
- Accession number :
- edsair.doi...........68e343e06c7a32bba61fb08b88fa37e4