Back to Search Start Over

Low-power area-efficient high-speed I/O circuit techniques

Authors :
M.-J.E. Lee
William J. Dally
Patrick Chiang
Source :
IEEE Journal of Solid-State Circuits. 35:1591-1599
Publication Year :
2000
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2000.

Abstract

We present a 4-Gb/s I/O circuit that fits in 0.1-mm/sup 2/ of die area, dissipates 90 mW of power, and operates over 1 m of 7-mil 0.5-oz PCB trace in a 0.25-/spl mu/m CMOS technology. Swing reduction is used in an input-multiplexed transmitter to provide most of the speed advantage of an output-multiplexed architecture with significantly lower power and area. A delay-locked loop (DLL) using a supply-regulated inverter delay line gives very low jitter at a fraction of the power of a source-coupled delay line-based DLL. Receiver capacitive offset trimming decreases the minimum resolvable swing to 8 mV, greatly reducing the transmission energy without affecting the performance of the receive amplifier. These circuit techniques enable a high level of I/O integration to relieve the pin bandwidth bottleneck of modern VLSI chips.

Details

ISSN :
1558173X and 00189200
Volume :
35
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........6c400c1ac161cf810e176cc294c7e35b
Full Text :
https://doi.org/10.1109/4.881204