Back to Search Start Over

Retiming for high speed and low power design

Authors :
Hyun-Gyu Kim
Hyeong-Cheol Oh
Source :
ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361).
Publication Year :
2003
Publisher :
IEEE, 2003.

Abstract

The positioning of flip-flops in a sequential circuit is related to the power dissipation as well as the clock period of the circuit. We show that genetic algorithms can be used to find efficiently the optimal positioning for the power performance of CMOS digital circuits without sacrificing the clock periods. As the result of evaluating our design method, we reduce dissipation of power about 9-10% with preserving optimal clock period.

Details

Database :
OpenAIRE
Journal :
ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)
Accession number :
edsair.doi...........6c633c892a54e9a81b1c22b55670c3ae
Full Text :
https://doi.org/10.1109/icvc.1999.820942